The XIO macro cell is composed of one or two 12-bit request bus blocks (RQ), one control block (CTL), and a variable number of 8-bit or 9-bit (for ECC support) data blocks (DQs). The RQ block provides address and control information to the memory subsystem. The CTL block performs register access, initialization, maintenance and testability functions. Each DQ block is capable of transmitting and receiving data at up to 7.2Gbps data rates. FlexPhase™ circuits allow arbitrary per-pin DQ transmit and receive data phases eliminating the need for system trace length matching. The RQ block generates single-ended signals, while the DQ blocks transmit and receive ultra low-voltage Differential Rambus Signaling Level (DRSL) signals.
For more information on the XIO controller IO cell please see the XDR™ IO Cell technical document.
No comments:
Post a Comment